







20.6.2012 r. 22:11:06 f=2.00 E:\Developments\Elektronika\MCU\ATMEL\AVR\AVR-LPC\Scheme and Board\v.0.0.4\v.0.0.4.sch (Sheet: 2/8)



20.6.2012 r. 22:11:06 f=2.00 E:\Developments\Elektronika\MCU\ATMEL\AVR\AVR-LPC\Scheme and Board\v.0.0.4\v.0.0.4.sch (Sheet: 4/8)

20.6.2012 г. 22:11:06 f=2.00 E:\Developments\Elektronika\MCU\ATMEL\AVR\AVR-LPC\Scheme and Board\v.0.0.4\v.0.0.4.sch (Sheet: 3/8)









20.6.2012 r. 22:11:07 f=2.00 E:\Developments\Elektronika\MCU\ATMEL\AVR\AVR-LPC\Scheme and Board\v.0.0.4\v.0.0.4.sch (Sheet: 6/8)



20.6.2012 r. 22:11:07 f=2.00 E:\Developments\Elektronika\MCU\ATMEL\AVR\AVR-LPC\Scheme and Board\v.0.0.4\v.0.0.4.sch (Sheet: 8/8)